# **Digital To Analog TV Decoder design And Fabrication**

K. Muchiri<sup>1, 2</sup>, M.K. Munji<sup>1</sup>, J.N. Mutuku<sup>2</sup>, D. W. Wekesa<sup>3</sup>

 Department of physics, Kenyatta University, P.O Box 43844-00100,Nairobi,Kenya.
Department of physics, Jomo Kenyatta University of Agriculture and Technology, P. 00200,Nairobi,Kenya.
Department of physics, Machakos University, P.O Box 136 – 90100, Machakos, Kenya. Correspondence Authors: M. K. Munji

**Abstract:** Digital signal transmission with its high level of immunity to signal impairments has found a wide range of applications in telecommunication systems. Digital migration came forcefully with the global deadline set by the International Telecommunication Conference as of June 2015[1],[2], inspired by limitations of analog transmission systems and the high signal strengths of the digital transmission systems. This has been of much benefit to governments and consumers. However, the shift came with its challenges; high rate of unemployment, high cost of living and high inflation levels rendering digital migration expensive. This shift makes most people especially in developing countries stillstruggle in acquiring the costly digital compliant TV sets or buying set top boxes made for digital signal conversion. Moreover, maintenance of the digital transmission standards is also costly and thus untenable due to the monthly subscription cost. A simple non programmable digital to analog decoder based on frequency shift keying (FSK) digital modulation scheme and digital to analog conversion has been designed and implemented. It consists of FSK Modulation and demodulation using PLL implemented with CD4046, serial in parallel out (SIPO) shift register 74LS164 as a multiplexer, DAC 0808 converter, LC receiver and a DC power supply.

Keywords: TV Decoder, FSK modulation, FSK demodulation, phase locked loop.

Date of Submission: 02-10-2018

Date of acceptance: 19-10-2018

# I. Introduction

Digital signal transmission is a powerful technology currently being used to convey information from point to point. It is widely used in many applications such as telecommunication and video speech [3]. With the International Telecommunication Union Regional Radio Communication Conference(ITC-RCC-06) agreement at Geneva in 2006 to shift transmissions from analog to digital [2],[4],[5], [6]. It has been necessary to adopt digital transmission due to its strengths over analog transmission. Digital signals have a higher picture quality and compression allows for bulk transmission of information [7]. Digital signals don't degrade in quality and their transmission has a broad bandwidth [8],[9]. They are clearer and suffer from minimal signal impairments, low noise levels and less attenuation [10], [11]. Digital signals have high security of information due to coding and their transmission consumes low power compared to analog signals [12].Complete digital migration involves replacement of analog signals with effective digital signals which are easy and cheaper to process and transmit [13]. This move will improve the quality and quantity of programs to be viewed by the consumers [14]. For the existing analog TV sets it is therefore necessary to have signal conversion from digital to analog toenable them detect the sent information from digital transmitters in TV stations. To achieve the conversion a set top box which converts digital terrestrial television (DTT) signal for the analog TV set detection[15],[16].Most countries have successfully transited to digital unlike the third world countries where digitization process is quite expensive with a number of them still in the process of rolling out the shift [17],[18],[19],[20],[21],[22], [23]. This is as a result of several challenges like cost, poverty, unemployment among others [16], [24], [25], [26], [27], [28], [29]. The digital compliant TV sets are quite costly above the reach of the ordinary citizens [18],[30], [31]. The available set top boxes are based on complex technologies involving programming and thus quite a challenge for third world countries to implement such a product locally and become self-reliant. A simple reliable decoder locally made will make it simpler for most people to comply with this advanced digital technology.

# **Theoretical Framework**

Figure 1 shows the layout of the decoder. It consists of:tuning circuit, demodulation circuit, multiplexing units and the digital to analog conversion unit. The units are powered using a power supply circuit made to step down the voltage, rectify and regulate it to  $\pm 5V, \pm 12V$  and  $\pm 15V$ .

The tuner detects the radiation frequency broadcast and changes the carrier frequency into a fixed frequency for the next stage. In communication and transmission, reception for unguided media is achieved by means of an antenna-an electrical conductor used for radiating or collecting electromagnetic energy[12].On tuning, the antenna receives the modulated wave inform of electromagnetic wave and converts it into electrical energy fed to the demodulating circuit for demodulation.

Demodulation a Phase Locked Loop (PLL) using FSK digital modulation scheme that shifts the frequency of the carrier signal between two distinct values [32]. It replicates the original data initially encoded into the carrier by the modulator as two frequencies  $f_0$  and  $f_1$  at the transmission stage. The demodulator detects the two values of frequency representing a low (0) and high (1) levels of the digital data signal thus replicating the original data impressed on the carrier. It uses PLL technique of electronic frequency control widely used in communications systems[33].

The DAC is the part of the system that converts the replicated data signal into analog format detectable by the analog TV set. Most signals carrying information such as pressure, temperature, charge, current and time are available in analog form [34]. With microprocessor technology development it is necessary to process data digitally to minimize noise and for better accuracy hence the need for an analog to digital (A/D) converter [34] and a digital to analog (D/A) converter for conversion to interpretable form which is analog.



Figure 1: Block diagram of decoder.

The DAC is interfaced with the multiplexer at its input which is a serial-in parallel-out shift (SIPO) register. The register converts serial digital stream into 8 bit symbols for input to the 8 bit digital converter. It has a clocking circuit for data synchronization as it flows through its flip flops and a resetting circuit to clear the flip flops to zero after maximum count of 255 (digital bits 1111111). Figure 2 shows how the DAC samples data for conversion.



Figure2: Digital level sampling by a DAC.

The DAC alters digital codes into a concrete series of impulses that are then processed by a reconstruction filter via some method of interpolation to fill in the data between impulses[35]. As per Nyquist

Shannon sampling theorem, a DAC rebuilds an original signal from a sampled data as long as its bandwidth is less than the Nyquist frequency[36].Fast Fourier Transform (FFT), a mathematical tool that relates the frequency domain of a signal to its time domain forms the basis under which the DAC part of the decoder operates [37].

## **Demodulation and Modulation Circuit Designs**

This circuit was made using PLL - a closed feedback system whose output frequency and phase are in lock with the frequency and phase of the input signal [38]. It tracks the digital signal and recovers the digital information from the digital carrier for conversion when in lock state. The hardware components were CD4046 phase locked loop, two 10k $\Omega$  and one 100k $\Omega$ resistor, two 0.1µf and one 0.01µf capacitors. Figure 3 shows the design circuit. The output of the demodulator was conditioned using a low pass filter designed using a 0.01µf capacitor and a one k $\Omega$  resistor. It was then reshaped using a comparator with a 25 k $\Omega$  variable resistor connected to the non-inverting input to set the R<sub>1</sub> and R<sub>2</sub> values.



Figure3: Schematic diagram of the FSK demodulation circuit.

To test the demodulator a modulator was designed to generate FSK signal from a digital modulating wave. The hardware used included; CD4046, two 10k $\Omega$  and a 12 k $\Omega$  resistors, 0.01 $\mu$ f capacitor and a zenerdiode. Figure 4 shows the FSK modulation design circuit.



Figure 4: Schematic diagram of the FSK modulation circuit.

The PLL properties which include lock range, capture range and free running frequency can be determined using equations(1), (2), (3)and (4) [1], [3], [39].

(a) 
$$f_L = \frac{8f_R}{V_{CC}}$$
 (1)  
(b)  $\sqrt{f_C = \frac{f_L}{2\pi RC}}$  (2)

DOI: 10.9790/2834-1305012331

(c) 
$$f_R = \frac{1.2}{4R_1C_1}$$
 (3)

(d) 
$$f_R = \frac{f_{max} + f_{min}}{2}$$
(4)

Where  $f_R$  is free running frequency,  $f_C$  is capture range,  $f_L$  is lock range,  $f_{max}$  is maximum frequency  $f_{min}$  is minimum frequency,  $R_1$  and  $C_1$  are the timing resistor and capacitor values.

## **Tuning circuit**

A tuning circuit was designed to detect free to air FSK .A LC circuit-an oscillator that can be made electrically tunable over range of frequencies [40], was designed whose values of inductor and capacitor were chosen to detect signals within the TV transmission spectrum. Figure 5 shows the design circuit of the receiver.



Figure 5: Schematic diagram of the LC tuning circuit.

## Digital to analog converter circuit

The digital to analog decoder circuit hardware included; DAC0808,  $2k\Omega$  resistors, 0.1 µf capacitor and a 741 operational amplifier. Figure 6 shows the 8 bit data conversion circuit connection



Figure 6: Schematic diagram of the 8 bit data conversion circuit.

The DAC was interfaced with a shift register 74LS164 serial in parallel out (SIPO) .74LS164 is one input eight output register that changed the serial data from the demodulator to eight pulses for input into the DAC [41]. It was clocked using NE555 timer that generated a pulse at a frequency of 64Hz for data synchronization. The timer was connected in astable mode as shown in Figure 7.In astable mode the oscillator charges and discharges indefinitely between  $\frac{2}{3}V_{CC}$  and  $\frac{1}{3}V_{CC}$  [42]. As it switches between two states it produces rectangular waveformsthat can be used in clocking [43].Figure 7 shows the digital to analog converter interfaced with the shift register



Figure 7: Schematic diagram of the shift register connected the DAC.

ANANDgate is a circuit with two or more inputs and one output, the output is HIGH if any or all inputs are LOW and LOW when all inputs are HIGH [44].NAND gate 74LS30, an eight bit one output gate was used as a resetting unit to clearing all the flip flops to a low state (00000000) after the maximum count of 255 (code 11111111).This ensures a continuous flow of data through the flip flops. Figure 8 shows all the decoder units connected to make the complete decoder design configuration.



Figure 8: Complete circuit diagram of the digital to analog decoder.

# II. Results And Discussion

The digital to analog decoder was tested using a digital signal from a digital generator at a frequency of 92 Hz. This was modulated using FSK at a modulating frequency of 4 KHz and 8

KHz at a central voltage controlled oscillator (VCO) frequency of 6KHz and then demodulated for conversion into analog form. Plates 1(a), 1(b) and 1(c) show a correlation of input and output signals from the decoder units at every stage.



Plate 1 (a): Obtained FSK signal at a frequency of 4 KHz for the low bit and 8KHz for the high bit compared to the demodulated digital signal before filtering.



Plate 1 (b): Input digital signal at a frequency of 92.59 Hz compared to the digital signal from the demodulator output after filtering and before signal conditioning



Plate 1(c): Input digital signal compared to the demodulator output digital signal after signal conditioning as tapped from the comparator inverting terminal.

Figure 9 shows a comparison graph of the analog signal outputs in form of voltages against the corresponding digital signal codes. A linear model was obtained with an r square value of 0.99706 with a deviation of 0.00294 from the ideal model fit value of 1 and a standard deviation of 0.55864. The decoder is therefore gave a monotonic transfer of signal.



Figure 9: A correlation between the analog outputs to the digital inputs of the decoder.

Integral non-linearity (INL) and differential non-linearity (DNL) are the main specifications used to define the linearity accuracy of the DAC part of the decoder. To determine the decoder linearity and monotonicity, a linear model was fitted as shown in figure 9 that gives the transfer function of the decoder as a straight line. In determining the goodness of the fit, the regression analysis done gave a higher value of 0.99706 implying good variation of the decoder analog output to the ideal digital input codes. R squared value of 0 indicates no variation of the response while 1 indicates an ideal agreement of the model with the various responses. In this case the empirical ideal line was close to the best fit showing a monotonic data transfer of the decoder from digital to analog format.

The standard deviation shows how spread data is from the expected values. It indicates the normal and the extreme values from the mean. It is a characteristic of the non-linearity error where larger values imply large INL and DNL errors in data transfer. The decoder DAC had a small standard deviation showing good spread of the output analog voltages corresponding to the digital input values.

#### **III.** Conclusion

A non-programmable digital to analog decoder has been designed and presented which is based on FSK modulation and demodulation scheme using PLL and signal conversion using digital to analog converter. It was tested by designing a modulation circuit to generate an FSK signal currently absent in Kenyan free to air transmissions. The modulator had a free running frequency of 6KHz which was modulated to 8KHz and 4KHz frequencies for high and low digital bits respectively. The demodulator had a free running frequency of 6KHz at a lock range and capture of  $\pm 9.6$ KHz and  $\pm 3.6$ KHz respectively. The serial data was shifted parallel to the data converter that had a resolution of 0.39%, integral nonlinearity and differential non linearity of 0.023V and 0.039V respectively. It had an offset error of 0.2V and a maximum output voltage of 4.55V with 5V power supply. The decoder had a r squared value of 0.99706 and standard deviation of 0.55864 giving a linear transfer of the digital coded data into analog voltage pulses. The decoder showed good spread of data and a monotonic output where increase in digital input value led to a corresponding increase in analog output value.

#### References

- [1]. Bozsoki, I. (2012). *Why Digital Migration Matters*. Barbados: International Communication Union.
- [2]. Benedict O.A. and Okechukwu C. (2017). A critical discourse on the challenges of migration to digital television broadcast in Nigeria. International Journal of Scientific Research and Innovative Technology ISSN:2313-3759 Vol.4 No.2 February,2017.
- [3]. Floyd, T.L. (2006). Digital Fundamentals (9<sup>th</sup>ed). New Jersey: Pearson's Prentice Hall.
- [4]. Githinji, K. W. (2014). A critical analysis of factors affecting digital migration and its uptake within Nairobi.
- [5]. Sandner, P. (2015). African nations face dilemma over digital switch. Retrieved April 12, 2015, from Deutsche Welle: http://www.dw.de/african-nations-face-dilemma-over-digital-switch/a-18274182.
- [6]. Wanjau, K. L. (2016).Effect of Broadcast Policy and Regulation on Timely Implementation of the Analogue to Digital Migration in Kenya.International Journal of Scientific Research and Innovation Technology. ISSN 2313-3759 Vol 3 No 8 August 2016.
- [7]. Forouzan, B.A. (2007). Data communications and Networking.(4<sup>th</sup>ed) New York: McGrawHill.
- [8]. Shay, W. A. (2004). Understanding Data Communication and Network (3rded). Brooks/Cole, Pacific Grove, CA.
- [9]. Mwangi, R. (2012). An assessment of analogue television switch-off in Kenya: a case study of Kikuyu District (Doctoral dissertation, University of Nairobi, Kenya).
- [10]. Gupta, P. C. (2009).Data Communication and Computer Networks. (2<sup>nd</sup>ed).Prentice Hall of India.
- [11]. Mbatha, B. and Lesame Z. (2014). South Africa goes digital:possible obstacles to the adoption of digital television. *Mediterranean Journal of Social Sciences MCSER Publishing. Rome-Italy.*
- [12]. Stallings, W. (2002).Wireless communication and Networks. Upper Saddle River: Prentice Hall.
- [13]. Berger, G. (2010). Challenges and Perspectives of Digital Migration for African Media. Dakar: The Panos Institute West Africa.
- [14]. Muvaka, S. B (2015) Assessing the impact of the digital migration process on media consumers: a case study of television in Kenya.
- [15]. What do Kenyans need to know about Migration to Digital TV Broadcasting? (n.d.). Retrieved May 2013, from Digital Kenya: www.digitalkenya.go.ke/what-do-kenyans-need-to-know-about-digital-tv-broadcasting.
- [16]. Mbugua, P. (2015). Kenya: Digital Migration, How We Got Here.
- [17]. Salifu, A. M. (2012). Analog to Digital TV Migration in Ghana. i-Manager's Journal on Communication Engineering and Systems, 1(4), 5.
- [18]. Agwata, J. (2015). Digital migration nightmare.
- [19]. Ogendi, U. E. (2017). An assessment of TV consumers' Awareness of Digital Migration Process in Enugu Metropolis.News Media and Mass Communication.ISSN 2224-3267(Paper) Vol 61,2017.
- [20]. Musa, K. (2014). 'The Supreme Court judges have terminated the broadcasting of any free to air content from Royal Media Services Limited, Nation Media Group and the Standard Group Limited'. Retrieved on July 10, 2015.
- [21]. Otinga, C. S. (2014). Media and environmental awareness in Kenya: the case of TV (Doctoral dissertation, University of Nairobi).
- [22]. Ebimini, G.N. (2015). An evaluation of the compliance to digital switchover among residents of South-South Nigeria. Journal of Media and Communication, 2(2), 13-33.
- [23]. Njogu, W. (2016). Influence of Digital Migration Project on Citizens' Access To Information On Television In Kenya–The Case of Machakos Town Constituency, Machakos County, Kenya (Masters dissertation, University of Nairobi).
- [24]. Tabu, B. M. (2014). Consumer Attitude towards Analogue to Digital Migration of Television Broadcasting Technologies in Nairobi County (Doctoral dissertation, University Of Nairobi).
- [25]. Nyabuga, G., Booker, N., Dragomir, M., Thompson, M., Jamaï, A., Chan, Y. Y. &Tambini, D. (2013). Mapping Digital Media: Kenya.Open Society Foundations (internet source).
- [26]. Hassan, I.W. (2015). Compliance to the digital migration among residents of Northern Nigeria. *Journal of Communication Studies*. 3(1), 1-17.
- [27]. Ihechu, I. P. and Uche, U. (2012). The challenges of digitization of broadcasting in Nigeria. *New Media and Mass Communication*, 5, 2012.
- [28]. Olagoke O. I. (2015). Digital Broadcasting and Its Impact on Nigeria. International Journal of Modern Sciences and Engineering Technology (IJMSET) Volume 2, Issue 3, pp.79-83.
- [29]. Olalere, A. Q., Oyeyinka, O. T., Lateef, O., Olakunle, O. R., Kenneth, T. A., Rauf, G. and Nancy, N. O. (2013). The challenges of digitization on the broadcasting media in Nigeria. Arabian Journal of Business and Management Review (Oman Chapter), 3(5), 88.
- [30]. GSMA (2017). Digital Migration Process in Kenya.
- [31]. Nation Correspondent (2015, January 15). Ignorance, costs lock many out of TV signal switchover. Daily Nation, p. 3.
- [32]. Kennedy, G. and Blake, R. (2002). Electronic Communication Systems (2<sup>nd</sup>ed). Thomson publishers.
- [33]. Choudhury, D. R. and Shail, B. J. (2006). Linear Integrated Circuits (2<sup>nd</sup>ed). Reprint, New Age International.
- [34]. Bakshi, U.A., Bakshi, A.V. and Godse, A.P. (2010). Linear Integrated Circuits (1<sup>st</sup>ed). India. Technical publishers.
- [35]. Mano, M.M. (2004).Digital Logic and Computer Design. New Delhi: Pearsons Education, Prentice Hall of India.
- [36]. Shanmugam, K.S. (2009). Digital and Analog Communication Systems(3<sup>rd</sup>ed). Singapore. John Wiley and sons Inc.
- [37]. Haykin, S. (2010). Communication systems (5<sup>th</sup>ed). Hobiken: John Wiley and Sons Inc.
- [38]. Salivahanan, S. and Kumar, N.S. (2012). Electronic Devices and Circuits (3<sup>rd</sup>ed). New Delhi: Tata McGraw-Hill Education.

[39]. Mahendra, P. (2013). Implementation of FSK modulation and demodulation using CD74HC4046A. Texas Instrument Incorporate.

- [41]. Yarbrough, J.M. (2006). Digital Logic Applications and Design (1<sup>st</sup>ed). CL Engineering/Cengage Learning India.
- [42]. Millman, J., Halkias, C. C. and Satyabrata, J. (2015). Millman's Electronic Devices and Circuits (4<sup>th</sup>ed) New Delhi: McGraw Hills.
- [43]. Donald, P.L., Mavino, A.P. and Gautam, S. (2011). Digital principles and Applications. New Delhi: Tata McGraw.

[44]. Jain, R.P. (2008). Principles of Digital Techniques. New Delhi: Tata McGraw-Hill.

#### Acknowledgements

It is my sincere and utmost expression of my appreciation to the almighty God for the far he brought me. I thank God for the opportunity and the ability he granted me to accomplish this much, seeing me through the many challenges that characterized the pursuance of this course.First, I express my thanks to my research supervisors Dr. M. K. Munji of Kenyatta University and Dr. J. N. Mutuku of Jomo Kenyatta University of Agriculture and Technology who throughout the research period diligently guided me. They continuously and selflessly showed their unreserved concern whenever I needed them for consultations. Their provess was of much help in my research work .I acknowledge and thank them for their effort in ensuring that I do not get stuck in the process.

Of great encouragement were my course colleagues Abednego Mulu, Michael Kang'ethe, ShadrackMuthoka, Dominic Machani, and EphantusNyaga among others. Their constant inspiration was a drive and an encouragement in carrying out my research. Also, I recognize the technical assistance offered by Fred Mukwa, Stephen Musyoka, MannaseWakala and Fred Mudimba the chief technician of Kenyatta University physics laboratory, especially when in the implementation phase of my system designs and testing in the laboratory. A special appreciation also goes to D. K. Macharia technician in telecommunication department of JKUAT for his unreserved assistance offered during the testing phase of my system.

Special tributes go to my loving friends Joshua Sila, Dominic Mwando among others whose encouragements were an inspiration to me. They constantly prayed for and urged me to press on. I also embrace the love and support I ever received from my family members throughout the study period.My beloved dad Joseph MuchiriMwangi and mum Rose Monica Muchiri who always gave me courage and inspiration in pursuing this challenging course. To my brothers Stanley Muchiri, MwangiMuchiri, KaranjaMuchiri, Martin Muchiri and my cousins Jacinta Minoo and Grace Mumo who were my source of strength and driving force too. They stood by my side from the start to the end of my course. May God's blessings shower you at all times.

IOSR Journal of Electronics and Communication Engineering (IOSR-JECE) is UGC approved Journal with Sl. No. 5016, Journal no. 49082.

K. Muchiri. " Digital To Analog Tv Decoderdesign And Fabrication." IOSR Journal of Electronics and Communication Engineering (IOSR-JECE) 13.5 (2018): 23-31.

<sup>[40].</sup> Horowitz, P. and Hill, W. (1989). The Art of Electronics (2<sup>nd</sup>ed). Cambridge: Cambridge University Press.